Thanks, but as can be seen from page 10 onwards of the following...
Hangsek choi doc
......"Practical Feedback Loop Design Considerations for
Switched Mode Power Supplies"
When an LC filter is added to the output of an SMPS, the control loop is further complicated, and the additional calculations listed at page 10 onwards are then needed to re-calculate the gain and phase margins.
IMHO , i believe that the current mode design will "generally" be more amenable to the addition
of extra output capacitance whilst remaining stable.
This is because the voltage mode design will have a double pole in the power stage output,
and when output C is increased, then the output filter poles get lower in frequency.
However, at the same time, increasing the Cout, is likely to reduce ESR out..
So therefore, overall , i would predict the ESR filter zero will get higher in frequency,
and this i fear, will be the demise of stability of the voltage mode design, as its Cout is increased.